CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 1 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 

Student UNT email ID: ricardogarza3@my.unt.edu 10967208

### **Requirements:**

1. <u>Using **Behavioral Modeling**</u> design an ALU to perform the operations: Add, Subtract, multiply, Divide, less than, greater than, Logical AND, Logical OR.

- 2. <u>Using testbench test the designed ALU using at least two testcases for each operation.</u>
  Verify the results from the waveforms.
- 3. First operand should be connected to Switches SW0 (LSB) SW3 (MSB) on Nexys 4
  DDR board. Second operand should be connected to Switches SW4 (LSB) SW7(MSB)
  on Nexys 4 DDR board. Type of operation should be selected based on select lines SW8
  (LSB) SW10 (MSB) on Nexys 4 DDR board. The output of Adder and subtractor are
  connected LED0 (LSB) LED4 (MSB). Output of Multiplier will be 8 bits and should be
  connected to LED0 (LSB) LED7 (MSB). Divider output should be connected to LED0
  (LSB) LED3 (MSB). The output of less than and greater than should be connected to
  LED0 and LED1, Respectively. Logical AND and Logical OR outputs should be
  connected to LED0 (LSB) LED3 (MSB). Follow the Switch and LED assignments as
  given.

# **Learning Objectives:**

The general learning objectives of this lab to design an implement a 4-bit ALU that can perform addition, subtraction, multiplication, division, and other logical operations.

## **General Steps:**

- 1. Design a ALU using a 2 4-bit inputs and an 8-bit output with a clock using behavioral modelling.
- 2. Using case statements design 8 different operations
  - a. The different operations will include addition, subtraction, division, multiplication, greater than, less than, AND gate and OR gate
- 3. Make sure operations work based on clock input.
- 4. Addition, Subtraction, greater than, less than, AND, OR will use LED0 LED3
- 5. Multiplication and division will use LED0 LED8
- 6. Write a testbench to verify the design and two test cases for testing
- 7. Simulate and capture the waveforms
- 8. Synthesize the design and then run on Nexys 4 FPGA board

Student Name: Ricardo Garza

Student UNT email ID: ricardogarza3@my.unt.edu 10967208

### **Detailed Steps:**

Some detailed steps to complete this lab were

1. Create a source file to include all ports needed and clock.

```
Port (clock: in STD_LOGIC; --system clock
--res: in STD_LOGIC; --synchronous reset

a: in STD_LOGIC_VECTOR (3 downto 0); --a input

b: in STD_LOGIC_VECTOR (3 downto 0); --b input

alu_select: in STD_LOGIC_VECTOR(2 downto 0); --logic unit opcode

y: out STD_LOGIC_VECTOR (7 downto 0)); --output from logic unit
```

2. After making sure behavioral modelling is being used using a case statements design the logic

```
case(alu_select) is
 when "000" =>
   y <= std logic vector(to unsigned((to integer(unsigned(a)) + to integer(unsigned(b))),8)); --addition
  when "001" =>
   y <= std logic vector(to_unsigned((to_integer(unsigned(b)) - to_integer(unsigned(a))),8)); --subtraction
 when "010" => -- multilication
   y <= std logic vector(to unsigned((to integer(unsigned(a)) * to integer(unsigned(b))),8));
  when "011" => --division
   y <= std logic vector(to_unsigned((to_integer(unsigned(a)) / to_integer(unsigned(b))),8));</pre>
 when "100" =>
   if(a>b) then
     y <= x"01";
   else
     y <= x"00";
   end if;
  when "101" =>
   if (a<b) then
    v <= x"01";
   else
     y <= x"00";
end if;
 when "110" =>
   y(3 downto 0) <= a(3 downto 0) and b(3 downto 0);
   y(7 downto 4) <= "0000";
 when "111" =>
  y(3 downto 0) <= a(3 downto 0) or b(3 downto 0);
  v(7 downto 4) <= "0000":
```

- 3. Finishing up the source file start writing the testbench.
  - a. The testbench should include nothing in the entity
  - b. The component must include the ALU and all the correct ports.

- 4. Afterwards you run the simulation.
- 5. Attach the given constraints given on canvas

Student Name: Ricardo Garza

Student UNT email ID: ricardogarza3@my.unt.edu 10967208

- a. Make sure to uncomment the lines needed for this lab
- b. Make sure to also include the clock in the clock signal.
- c. A should only include the first 4 switches
- d. <u>B</u> should only include the second 4 switches but be different bits
- e. Same with selector.

```
set_property -dict { PACKAGE_PIN J15 | IOSTANDARD LVCMOS33 } [get_ports { a[0] }]; #IO_L24N_T3_RSO_15 Sch=sw[0] | set_property -dict { PACKAGE_PIN L16 | IOSTANDARD LVCMOS33 } [get_ports { a[1] }]; #IO_L3N_T0_DQS_EMCCLK_14 Sch=sw[1] | set_property -dict { PACKAGE_PIN L15 | IOSTANDARD LVCMOS33 } [get_ports { a[2] }]; #IO_L18N_T0_DQS_EMCCLK_14 Sch=sw[1] | set_property -dict { PACKAGE_PIN L15 | IOSTANDARD LVCMOS33 } [get_ports { a[3] }]; #IO_L18N_T2_MRCC_14 Sch=sw[2] | set_property -dict { PACKAGE_PIN L15 | IOSTANDARD LVCMOS33 } [get_ports { a[3] }]; #IO_L18N_T2_MRCC_14 Sch=sw[4] | set_property -dict { PACKAGE_PIN L15 | IOSTANDARD LVCMOS33 } [get_ports { a[1] }]; #IO_LTN_T1_D10_14 Sch=sw[5] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS33 } [get_ports { a[1] }]; #IO_LTN_T2_AI3_D29_14 Sch=sw[6] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS33 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[6] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS33 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14 Sch=sw[8] | set_property -dict { PACKAGE_PIN L18 | IOSTANDARD LVCMOS38 } [get_ports { a[1] }]; #IO_L5N_T0_D07_14
```

g. Make sure you have 8 led pins assigned to you output

- 6. Run the synthesis, implementation and generate bitstream
  - a. Make sure to fix any errors generated along the way
- 7. Run on the Nexys 4 FPGA board

#### **Observations:**

One thing I noticed was you must have all your test case signal in correctly or you get a weird waveform. I also noticed that I had to double check my logic in the source file. I would get random waveform outputs or it would just crash. Luckly it would have an arrow to were it would crash so it was hard to find the where the error was. Fixing them was another issue. Had to find out how to covert to integer then back.



CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 4 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 



CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 5 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 6 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 7 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 8 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 9 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 10 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 





CSCE 3730: Reconfigurable Logic Instructor: Prof. Saraju P. Mohanty Page 11 of 11 Due Date: 10/21/2020

**Student Name: Ricardo Garza** 

Student UNT email ID: ricardogarza3@my.unt.edu 10967208

### **Summary:**

In this lab we learned how to implement an ALU with a clock. The ALU could do different operations and light up depending on the operations. The operations implemented are addition, division, subtraction, multiplication, greater than, less than, AND gate and OR gate. Each one had to take 4-bits and output an 8-bit number. Overall, the lab was more difficult than the first two labs. It was knowing how to implement a clock which was nothing something I was familiar with.

#### **References:**

- 1. <a href="https://stackoverflow.com/questions/17904514/vhdl-how-should-i-create-a-clock-in-a-testbench">https://stackoverflow.com/questions/17904514/vhdl-how-should-i-create-a-clock-in-a-testbench</a>
- 2. https://allaboutfpga.com/vhdl-code-for-4-bit-alu/
- 3. https://www.fpga4student.com/2017/06/vhdl-code-for-arithmetic-logic-unit-alu.html
- 4. <a href="https://stackoverflow.com/questions/17904514/vhdl-how-should-i-create-a-clock-in-a-testbench">https://stackoverflow.com/questions/17904514/vhdl-how-should-i-create-a-clock-in-a-testbench</a>
- 5. <a href="https://electronics.stackexchange.com/questions/148320/proper-clock-generation-for-vhdl-testbenches">https://electronics.stackexchange.com/questions/148320/proper-clock-generation-for-vhdl-testbenches</a>
- 6. https://vhdlguru.blogspot.com/2010/03/how-to-write-testbench.html
- 7. https://vhdlwhiz.com/clocked-process/
- 8. <a href="https://electronics.stackexchange.com/questions/337565/vhdl-alu-8-bit-register/337601">https://electronics.stackexchange.com/questions/337565/vhdl-alu-8-bit-register/337601</a>